Brug for flere?
Antal | |
---|---|
5+ | kr 4,830 |
10+ | kr 3,000 |
100+ | kr 2,050 |
500+ | kr 1,480 |
1000+ | kr 1,110 |
Produktoplysninger
Produktoversigt
The 74AHCT138D is a 3-to-8 line Decoder/Demultiplexer pin compatible with low power Schottky TTL (LSTTL). It accepts three binary weighted address inputs (A0, A1 and A2) and, when enabled, provides eight mutually exclusive outputs (Y0\ to Y7\) that are low when selected. There are three enable inputs: two active low (E1\ and E2\) and one active high (E3). Every output will be high unless E1\ and E2\ are low and E3 is high. This multiple enable function allows easy parallel expansion of the device to a 1-of-32 (5 lines to 32 lines) decoder with just four 74AHCT138 devices and one inverter. It can be used as an eight output demultiplexer by using one of the active low enable inputs as the data input and the remaining enable inputs as strobes. Unused enable inputs must be permanently tied to their appropriate active high or low state.
- Balanced propagation delays
- All inputs have Schmitt-trigger action
- Demultiplexing capability
- Multiple input enable for easy expansion
- Ideal for memory chip select decoding
- Inputs accepts voltages higher than VCC
- Operates with TTL input levels
- Complies with JEDEC standard No. 7A
Applikationer
Industrial, Communications & Networking, Consumer Electronics, Computers & Computer Peripherals
Tekniske specifikationer
74AHCT138
8Outputs
SOIC
4.5V
74AHCT
-40°C
-
MSL 1 - Unlimited
3-to-8 Line Decoder / Demultiplexer
SOIC
16Pins
5.5V
74138
125°C
-
No SVHC (21-Jan-2025)
Tekniske dokumenter (2)
Lovgivning og miljø
Det land, hvor den sidste væsentlige fremstillingsproces fandt stedOprindelsesland:Thailand
Det land, hvor den sidste væsentlige fremstillingsproces fandt sted
RoHS
RoHS
Certifikater om produktoverholdelse