1.224 Du kan reservere fra lager nu
| Antal | |
|---|---|
| 1+ | kr 28,390 |
| 10+ | kr 26,460 |
| 25+ | kr 25,710 |
| 50+ | kr 25,110 |
| 100+ | kr 24,520 |
| 250+ | kr 23,700 |
| 500+ | kr 23,180 |
| 1000+ | kr 22,730 |
Produktoplysninger
Produktoversigt
MT41K128M16JT-125:K is a DDR3L SDRAM. This DDR3 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock-cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. The device uses a READ and WRITE BL8 and BC4. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access.
- Differential clock inputs (CK, CK#), 8 internal banks
- Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- Programmable CAS (READ) latency (CL), programmable posted CAS additive latency (AL)
- Programmable CAS (WRITE) latency (CWL)
- Self-refresh temperature (SRT), automatic self refresh (ASR)
- Write levelling, multipurpose register, output driver calibration
- 128 Meg x 16 configuration
- Timing – cycle time: 1.25ns at CL = 11 (DDR3-1600)
- 96-ball 8mm x 14mm FBGA package
- Commercial operating temperature range from 0°C to +95°C
Tekniske specifikationer
DDR3L
128M x 16bit
FBGA
1.35V
0°C
-
No SVHC (17-Dec-2015)
2Gbit
800MHz
96Pins
Surface Mount
95°C
MSL 3 - 168 hours
Tekniske dokumenter (1)
Lovgivning og miljø
Det land, hvor den sidste væsentlige fremstillingsproces fandt stedOprindelsesland:Singapore
Det land, hvor den sidste væsentlige fremstillingsproces fandt sted
RoHS
RoHS
Certifikater om produktoverholdelse